Travelled to:
1 × Germany
2 × France
5 × USA
Collaborated with:
M.Wedler W.Kunz M.D.Nguyen G.Greuel J.Urdahl K.Winkelmann H.Trylus G.Fey O.Wienand M.Thalmaier J.Bormann E.Pavlenko A.Dreyer F.Seelisch
Talks about:
verif (4) properti (3) arithmet (3) check (3) base (3) abstract (2) algebra (2) reason (2) induct (2) comput (2)
Person: Dominik Stoffel
DBLP: Stoffel:Dominik
Contributed to:
Wrote 9 papers:
- DAC-2012-UrdahlSWK #abstraction #composition #concurrent #verification
- System verification of concurrent RTL modules by compositional path predicate abstraction (JU, DS, MW, WK), pp. 334–343.
- DAC-2011-NguyenWSK #abstraction #hardware
- Formal hardware/software co-verification by interval property checking with abstraction (MDN, MW, DS, WK), pp. 510–515.
- DATE-2011-PavlenkoWSKDSG #algebra #named #problem #reasoning #smt #verification
- STABLE: A new QF-BV SMT solver for hard verification problems combining Boolean reasoning with computer algebra (EP, MW, DS, WK, AD, FS, GMG), pp. 155–160.
- DAC-2010-ThalmaierNWSBK #induction #invariant #satisfiability
- Analyzing k-step induction to compute invariants for SAT-based property checking (MT, MDN, MW, DS, JB, WK), pp. 176–181.
- CAV-2008-WienandWSKG #algebra #approach #correctness #proving
- An Algebraic Approach for Proving Data Correctness in Arithmetic Data Paths (OW, MW, DS, WK, GMG), pp. 473–486.
- DAC-2005-WedlerSK #normalisation
- Normalization at the arithmetic bit level (MW, DS, WK), pp. 457–462.
- DATE-v1-2004-WedlerSK #reasoning #satisfiability
- Arithmetic Reasoning in DPLL-Based SAT Solving (MW, DS, WK), pp. 30–35.
- DATE-v1-2004-WinkelmannTSF #low cost #verification
- Cost-Efficient Block Verification for a UMTS Up-Link Chip-Rate Coprocessor (KW, HJT, DS, GF), pp. 162–167.
- DATE-2003-WedlerSK #encoding #induction #using
- Using RTL Statespace Information and State Encoding for Induction Based Property Checking (MW, DS, WK), pp. 11156–11157.